Design and Simulation of an Improved 3-bit Multiplier using Voltage Ripple filter in CMOS Technology

سال انتشار: 1396
نوع سند: مقاله کنفرانسی
زبان: انگلیسی
مشاهده: 419

فایل این مقاله در 9 صفحه با فرمت PDF قابل دریافت می باشد

استخراج به نرم افزارهای پژوهشی:

لینک ثابت به این مقاله:

شناسه ملی سند علمی:

COMCONF05_282

تاریخ نمایه سازی: 21 اردیبهشت 1397

چکیده مقاله:

In this paper, improved 3-bit multiplication arithmetic operator is proposed. In order to design a basic block for this multiplier, transmission gates are used which result in the design of fast and low-power full adders. Important features of this design are firstly, adding the voltage ripple filter structure to improve the output and secondly, the ability of the final 3-bit multiplier to operate with a 1 volt supply. All design stages of this 3-bit multiplier are performed using HSPICE in 0.18µm CMOS technology. Simulation results show that the final design has low power consumption and delay, therefore, PDP parameter reduces compared to similar designs

نویسندگان

Sina Salehi

Department of Electrical Engineering, Tehran science and research Branch, Islamic Azad University, Tehran, Iran

Maryam Nayeri

Department of Electrical Engineering, Yazd Branch, Islamic Azad University, Yazd, Iran