Efficient Multiply-add Unit Specified for DSPs Utilizing Low-Power Pipeline Modulo 2n+1 Multiplier
محل انتشار: نهمین کنفرانس ماشین بینایی و پردازش تصویر ایران
سال انتشار: 1394
نوع سند: مقاله کنفرانسی
زبان: انگلیسی
مشاهده: 490
متن کامل این مقاله منتشر نشده است و فقط به صورت چکیده یا چکیده مبسوط در پایگاه موجود می باشد.
توضیح: معمولا کلیه مقالاتی که کمتر از ۵ صفحه باشند در پایگاه سیویلیکا اصل مقاله (فول تکست) محسوب نمی شوند و فقط کاربران عضو بدون کسر اعتبار می توانند فایل آنها را دریافت نمایند.
- صدور گواهی نمایه سازی
- من نویسنده این مقاله هستم
استخراج به نرم افزارهای پژوهشی:
شناسه ملی سند علمی:
ICMVIP09_053
تاریخ نمایه سازی: 6 اسفند 1395
چکیده مقاله:
In this work, a new efficient pipeline structure for modulo 2n+1 modified booth multiplier is proposed.Furthermore, the same structure is extended to design new pipeline modulo 2n+1 MAC (Multiply and ACcumulate) unit which is the fundamental part of DSPs (Digital Signal Processors). As DSPs are specifically designed for digital signal processing, they always implement a so-called MAC-instruction. So for improving the performance of DSPs, it is beneficial to improve the efficiency of MAC-instruction. There are three major categories for modulo 2n+1 multipliers but only one of them, which uses weighted representation for one operand and diminished-1 representation for another one, outperforms the other two categories. The proposed MAC unit lies in this category. Pipeline structure along with multi voltage technique enables a trade-off between power consumption and delay. Whenever high-performance with least delay is desirable (e.g. video real-time processing), standard supply voltage could be chosen. Otherwise by reducing supply voltage, power consumption would decrease significantly. Results based on CMOS transistor level implementation for both multiplier and MAC units demonstrate that the proposed pipeline multiplier and MAC units yield significant PDP and power savings.
کلیدواژه ها:
digital signal processing ، Multiply and Accumulate unit ، residue number system ، diminished-1 representation ، multiplier
نویسندگان
Negar Akbarzadeh
Department of Electrical and Computer Engineering Shahid Beheshti University Tehran, Iran
Somayeh Timarchi
Department of Electrical and Computer Engineering Shahid Beheshti University Tehran, Iran
Amir Abbas Hamidi
Department of Electrical and Computer Engineering Shahid Beheshti University Tehran, Iran