Design of Low-Power Flash Time-to-digital Converter using Transmission Gate-Based D Flip-Flops and Body-Biased Delay Cells

سال انتشار: 1405
نوع سند: مقاله ژورنالی
زبان: انگلیسی
مشاهده: 13

فایل این مقاله در 10 صفحه با فرمت PDF قابل دریافت می باشد

استخراج به نرم افزارهای پژوهشی:

لینک ثابت به این مقاله:

شناسه ملی سند علمی:

JR_JECEI-14-1_001

تاریخ نمایه سازی: 15 بهمن 1404

چکیده مقاله:

kground and Objectives: A Time-to-Digital Converter (TDC) is a fundamental electronic component that converts time intervals into digital representations. It plays a critical role in high-precision applications such as particle physics experiments, time-of-flight measurements, and the processing of high-frequency signals in communication systems. This paper presents a comprehensive study on the design and simulation of two innovative low-power TDC architectures.Methods: The approach introduces a novel low-power D Flip-Flop (D-FF) circuit using transmission gates (TG) and CMOS inverters to reduce power consumption while maintaining high performance. Specialized low-power delay cells are proposed for Flash TDC implementation. Detailed simulations were conducted using Cadence software with a ۰.۱۸ μm CMOS fabrication process at a supply voltage of ۱.۸ V.Results: The results demonstrate significant improvements in power efficiency and performance metrics, indicating the potential of the proposed TDC designs for future applications requiring precise temporal measurements. The Figure of Merit (FOM) values of the two proposed structures are ۰.۰۳۳ and ۰.۰۲۰, respectively.Conclusion: Power consumption in TDCs is a critical factor, as it directly influences the overall efficiency of electronic systems. Reducing power consumption can lead to decreased energy use, improved thermal management, and an extended lifespan for devices. Conversely, higher power consumption can generate excessive heat, which can negatively impact the system's performance and reliability. Thus, it is vital to strike an optimal balance between accuracy and power consumption in TDCs to enhance the longevity of electronic devices. This paper presents the design of delay cell circuits and a D-FF using a ۰.۱۸ µm CMOS process with a ۱.۸ V supply voltage. The power consumption of the proposed delay cells has been minimized through the application of the body bias technique. The performance of the delay cell has been evaluated in flash TDC circuits, and the results demonstrate the effective performance of the proposed structures.

کلیدواژه ها:

Time Mode Signal Processing ، Time-to-digital Converter ، D Flip-Flop ، Delay Cells

نویسندگان

Mostafa Khoshnoud

Faculty of Electrical Engineering - Sari Branch, Islamic Azad University, Sari, Iran.

Seyed Mahmoud Anisheh

Faculty of Electrical Engineering - Sari Branch, Islamic Azad University, Sari, Iran.

Mehdi Radmehr

Faculty of Electrical Engineering - Sari Branch, Islamic Azad University, Sari, Iran.

مراجع و منابع این مقاله:

لیست زیر مراجع و منابع استفاده شده در این مقاله را نمایش می دهد. این مراجع به صورت کاملا ماشینی و بر اساس هوش مصنوعی استخراج شده اند و لذا ممکن است دارای اشکالاتی باشند که به مرور زمان دقت استخراج این محتوا افزایش می یابد. مراجعی که مقالات مربوط به آنها در سیویلیکا نمایه شده و پیدا شده اند، به خود مقاله لینک شده اند :
  • M. R. B. Wagner, D. Vogrig, P. Villoresi, G. Vallone, ...
  • M. Lui, B. Wang, Y. Xi, C. Zhang, “A ۱.۳mW ...
  • S. Carrier et al., “Towards a multi-pixel photon-to-digital converter for ...
  • H. Dehbovid, H. Adarang, M. B. Tavakoli, “Nonlinear analysis of ...
  • A. Hamza, S. Ibrahim, M. El-Nozahi, M. Dessouky, “A low-power, ...
  • B. Kim, H. Kim, C. H. Kim, “An ۸bit, ۲.۶ps ...
  • R. Mahima, D. Muralidharan, “A low power vernier Time-To-Digital converter ...
  • P. Teichmann, Adiabatic Logic, Future Trend and System Level Perspective, ...
  • D. Patel, Dr. S. R. P. Sinha, M. Shree, "Adiabatic ...
  • H. Saxena, Akansha, V. Chaudhary, “Low power adiabatic logic circuits ...
  • M. Sanadhya, M. Vinoth Kumar, "Recent development in efficient adiabatic ...
  • N. R. Patel, S. K. Hadia, “Adiabatic logic for low ...
  • M. Kim, K. S. Son, N. Kim, C. H. Rho, ...
  • N. Andersson, M. Vesterbacka, “A Vernier time-to-digital converter with delay ...
  • M. M. Z. Xu, A. Matsuzawa, “Picosecond resolution time-to-digital converter ...
  • P. Keränen, J. Kostamovaara, “A wide range, ۴.۲ ps (rms) ...
  • V. N. Nguyen, J. W. Lee, “A low power two-step ...
  • D. Genschow, “A time to digital converter for use in ...
  • A. R. Palaniappan, L. Siek, “A ۰.۶ V, ۱.۷۴ ps ...
  • M. Kim, H. Lee, J.-K. Woo, N. Xing, M. O. ...
  • K. H. Cheng, C. C. Hu, J. C. Liu, H. ...
  • M. Fathi, S. Sheikhaei, “A SAR ADC based time-to-digital converter ...
  • D. Koscielnik, M. Miskowicz, J. Szyduczynski, D. Rzepka, “Optimizing time-to-digital ...
  • Y. C. Lin, H. W. Tsao, “A high-speed high-accuracy voltage-to-time-difference ...
  • M. Santos, N. Horta, J. Guilherme, “An ۸bit logarithmic AD ...
  • S. M. Anisheh, H. Abbasizadeh, H. Shamsi, C. Dadkhah, K. ...
  • S. M. Anisheh, H. Abbasizadeh, H. Shamsi, C. Dadkhah, K. ...
  • S. Ghorbanzadeh, H. Dehbovid, A. Ghorbani, M. Abedi Pahnekola, “Two-stage ...
  • R. J. Baker, CMOS: Circuit Design, Layout, and Simulation, ۴th ed. ...
  • J. Eusébio, L. B. Oliveira, L. M. Pires, J. P. ...
  • S. Gupta, N. Saxena, “Design of a power efficient D-flip ...
  • نمایش کامل مراجع