Design a PLL for Fractional Frequency Synthesizers using DDSM with Reduced Hardware

سال انتشار: 1401
نوع سند: مقاله ژورنالی
زبان: انگلیسی
مشاهده: 175

فایل این مقاله در 12 صفحه با فرمت PDF قابل دریافت می باشد

استخراج به نرم افزارهای پژوهشی:

لینک ثابت به این مقاله:

شناسه ملی سند علمی:

JR_IECO-5-2_007

تاریخ نمایه سازی: 20 تیر 1401

چکیده مقاله:

Phase locked loop (PLL) circuits are widely used in fractional frequency synthesizers. In these synthesizers, fractional multiples of the reference frequency can be synthesized, so the reference frequency and the bandwidth of the loop can be increased. This frequency synthesizer is commonly used due to its flexibility and convenient frequency adjustment. In this paper, a PLL circuit of the transistor level is designed in which a hybrid digital sigma-delta modulator with reduced hardware is used. This Digital Delta-Sigma Modulator (DDSM) has four stages that have a lower noise level and power consumption than the conventional type. This PLL circuit has a third-order loop filter and a voltage-controlled oscillator of the NMOS type. In the PLL circuit, two counters are used in its feedback path. In the proposed divider, there is a dual divider P / P + ۱ (in this case ۵, ۶) which divides its input signal by ۵, ۶ according to the control input. A design example for the PLL is provided. A third stage digital Delta-Sigma modulator with reduced hardware is also used to control these counters. This modulator has less power consumption than the conventional method and has less number of transistors by ۸۵%.

نویسندگان

Leila Jahanpanah

Department of electrical engineering, Mahshahr branch, Islamic Azad university, Mahshahr, Iran

Seyed Ali Sadatnoori

Department of electrical engineering, Shoushtar branch, Islamic Azad university, Shoushtar, Iran

Iman Chaharmahali

Department of electrical engineering, Andimeshk branch, Islamic Azad university, Andimeshk, Iran