Parallel Processor Architecture with a New Algorithm for Simultaneous Processing of MIPS-Based Series Instructions
محل انتشار: مجله ایتالیایی علوم و مهندسی، دوره: 1، شماره: 4
سال انتشار: 1396
نوع سند: مقاله ژورنالی
زبان: انگلیسی
مشاهده: 531
فایل این مقاله در 7 صفحه با فرمت PDF قابل دریافت می باشد
- صدور گواهی نمایه سازی
- من نویسنده این مقاله هستم
استخراج به نرم افزارهای پژوهشی:
شناسه ملی سند علمی:
JR_IJSE-1-4_007
تاریخ نمایه سازی: 21 فروردین 1397
چکیده مقاله:
Processors are main part of the calculation and decision making of a system. Today, due to the increasing need of industry and technology to faster and more accurate computing power, design and manufacture of parallel processing units, has been very much considered. One of the most important processor families used in various devises is the MIPS processors. This processor family had been considered in the telecom and control industry as a reasonable choice. In this paper, new architecture based on this processor, with new parallel processing design, is provided to allow parallel execution of instructions dynamically. Ultimately, the processor efficiency to several fold will be increased. In this architecture, new ideas for the issuance of instructions in parallel, intelligent detection of conditional jumps and memory management are presented.
کلیدواژه ها:
نویسندگان
Ali Hadizadeh
Digital Systems Group, EE Faculty, Sharif University of Technology, Tehran, Iran
Ehsan Tanghatari
Digital Systems Group, EE Faculty, Sharif University of Technology, Tehran, Iran