CIVILICA We Respect the Science
(ناشر تخصصی کنفرانسهای کشور / شماره مجوز انتشارات از وزارت فرهنگ و ارشاد اسلامی: ۸۹۷۱)

High Speed Delay-Locked Loop for Multiple Clock Phase Generation

عنوان مقاله: High Speed Delay-Locked Loop for Multiple Clock Phase Generation
شناسه ملی مقاله: JR_JECEI-1-1_003
منتشر شده در شماره 1 دوره 1 فصل Autumn در سال 1392
مشخصات نویسندگان مقاله:

A Ghanbari - Graduate School of Electrical Engineering, Qazvin Islamic Azad University (QIAU), Qazvin, Iran
A Sadr - Department of Electrical Engineering, Iran University of Science and Technology (IUST), Tehran, Iran
M Nikoo - Department of Computer and Electrical Engineering, Islamic Azad University (MIAU)

خلاصه مقاله:
In this paper, a high speed delay-locked loop (DLL) architecture is presented which can be employed in high frequency applications. In orderto design the new architecture, a new mixed structure is presented for phase detector (PD) and charge pump (CP) which can be triggered bydouble edges of the input signals. In addition, the blind zone is removeddue to the elimination of reset signal. Therefore, operating frequency ofthe whole system is improved which can be mentioned as notable advantage of the proposed DLL. To obtain more accurate phases at the output signal, a new delay cell is introduced which is controlled by a single voltage. This control voltage, through equalizing the rise and fall time, regulate duty cycle of output clock. These features along with simplicity and low power consumption qualify the proposed architecture to be widely used in high speed systems. For better realization of the designed circuit’s behavior, simulation results are presented based on TSMC 0.35μm CMOS technology and 3.3-V power supply for a type II filter which demonstrate accuracy and perfect performance of this work.

کلمات کلیدی:
Delay locked loop (DLL) Phase detector (PD) Charge pump (CP) Filter CMOS

صفحه اختصاصی مقاله و دریافت فایل کامل: https://civilica.com/doc/244974/