Evaluating the Partitioning of GALS Systems Using Abstract System Level Modeling

سال انتشار: 1384
نوع سند: مقاله کنفرانسی
زبان: انگلیسی
مشاهده: 1,116

فایل این مقاله در 7 صفحه با فرمت PDF قابل دریافت می باشد

استخراج به نرم افزارهای پژوهشی:

لینک ثابت به این مقاله:

شناسه ملی سند علمی:

ACCSI11_191

تاریخ نمایه سازی: 5 آذر 1390

چکیده مقاله:

The complexity of digital design and time-to-market have arose many challenges in synchronous design methodology; the need for high frequency and low skew clock distribution with its profound effect on final circuits take a lot of time and implementation cost. Asynchronous design methodology by eliminating global clock and replacing synchronization with handshaking is not yet much promising for current microelectronic industries due to the lack of expert designers and design tools. Globally Asynchronous Locally Synchronous design methodology by partitioning a full synchronous design into smaller parts which communicate trough asynchronous media can overcome lot of these problems. While partitioning as the first step in GALS design is shown to have an intense effect on final circuit quality in term of performance and power consumption, it requires itself precise abstract models for performance and power. In this work we address such a highlevel model for finding the best partitioning scheme among various options in term of performance. We modeled a Reed- Solomon Decoder with two partitioning schemes to show that our result fairly mimic the actual metrics. It is also shown that our model can also be used for power estimation in case of Reed-Solomon but we left generalized power estimation for future works.

کلیدواژه ها:

نویسندگان

SeyedMoein Hosseini

Computer Engineering Department, Amirkabir University of Technology (Tehran Polytechnic)۴۲۴ Hafez Ave, Tehran ۱۵۷۸۵, Iran

مراجع و منابع این مقاله:

لیست زیر مراجع و منابع استفاده شده در این مقاله را نمایش می دهد. این مراجع به صورت کاملا ماشینی و بر اساس هوش مصنوعی استخراج شده اند و لذا ممکن است دارای اشکالاتی باشند که به مرور زمان دقت استخراج این محتوا افزایش می یابد. مراجعی که مقالات مربوط به آنها در سیویلیکا نمایه شده و پیدا شده اند، به خود مقاله لینک شده اند :
  • A. Hemani, T. Meincke, et al., Lowering power using ...
  • asynchronous, locally synchronous design style. In Proc. ACM/IEEE Design Automation ...
  • D.M.Chapiro. , Globally- Asynchronou PhD thesis, ...
  • Synchronous Systems, University, 1984. ...
  • J. Muttersbach, T. Villiger and W. Fichtner. Practical Design of ...
  • J. Sparso, S. Furber, Principles of Asynchronous Circuit Design - ...
  • D.S. Bormann and P.Y.K. Cheung .Asynchronous Wrappers for Heterogeneous Systems. ...
  • S. Moore, G. Taylor, R. Mullins and P Robinson. Point ...
  • International Symposium on Advanced Research in Asynchronous Circuits and Systems, ...
  • S. Wicker, V. K. Bhargava, _ Reed-Solomon Codes and Their ...
  • K. Niyogi, D. Marculescu, System level power and performance modeling ...
  • international symposium on Low power electronics and design ISLPED '05 ...
  • A. Upadhyay, S. R. Hasan, M. Nekili, Optimal partitioning of ...
  • Lukai Cai, Daniel Gajski, Transaction level modeling: an overview, Proceedings ...
  • Har dware/software co-design and system synthesis , 2003 ...
  • K. Saleh, :Hardware Arch itectures for Reed- Solomon Decoders", _ ...
  • نمایش کامل مراجع