CIVILICA We Respect the Science
(ناشر تخصصی کنفرانسهای کشور / شماره مجوز انتشارات از وزارت فرهنگ و ارشاد اسلامی: ۸۹۷۱)

Evaluation of a Dependable Architecture

عنوان مقاله: Evaluation of a Dependable Architecture
شناسه ملی مقاله: ACCSI09_117
منتشر شده در نهمین کنفرانس سالانه انجمن کامپیوتر ایران در سال 1382
مشخصات نویسندگان مقاله:

Amir Rajabzadeh - Department of Computer Engineering Sharif University of Technology
Mirzad Mohandespour - Department of Computer Engineering Sharif University of Technology
Ghassem Miremadi - Department of Computer Engineering Sharif University of Technology

خلاصه مقاله:
Functionality of Master/Checker (M/C) mode is based on the redundancy of the processors supported by most modern processors. This paper presents an experimental evaluation of the M/C mode in a 32-bit Pentium  processor system using power-supply disturbance (PSD). The results of PSD show that the M/C mode has only 67.13% error detection coverage. The low coverage is caused by the crashes in the Master processor as the result of voltage fluctuations. Use of a watchdog timer may raise the coverage up to 99.73%. Moreover, the correctness of the results produced by the Master processor has been checked. In many cases, the results were correct while the Checker processor announces an error.

کلمات کلیدی:
Master/Checker Mode, Fault Injection, Experimental Evaluation, Watchdog Processor

صفحه اختصاصی مقاله و دریافت فایل کامل: https://civilica.com/doc/45828/