CIVILICA We Respect the Science
(ناشر تخصصی کنفرانسهای کشور / شماره مجوز انتشارات از وزارت فرهنگ و ارشاد اسلامی: ۸۹۷۱)

Design and Simulation of an Efficient Quaternary Full-Adder Based on Carbon Nanotube Field Effect Transistor

عنوان مقاله: Design and Simulation of an Efficient Quaternary Full-Adder Based on Carbon Nanotube Field Effect Transistor
شناسه ملی مقاله: JR_IECO-7-2_007
منتشر شده در در سال 1403
مشخصات نویسندگان مقاله:

Farzaneh Ahari - Department of Electronic Engineering, Faculty of Engineering, Azarbaijan Shahid Madani University, Tabriz, Iran
Mousa Yousefi - Department of Electronic Engineering, Faculty of Engineering, Azarbaijan Shahid Madani University, Tabriz, Iran
Khalil Monfaredi - Department of Electronic Engineering, Faculty of Engineering, Azarbaijan Shahid Madani University, Tabriz, Iran

خلاصه مقاله:
The essential reason for implementing multilevel processing systems is to reduce the number of semiconductor elements and hence the complexity of system. Multilevel processing systems are realized much easier by carbon nanotube field effect transistors (CNTFET) than MOSFET transistors due to the CNTFET transistors' adjustable threshold voltage capabilities. In this paper, an efficient quaternary full-adder based on CNTFET technology is presented which consists of two half adder blocks, a quaternary decoder and a carry generator circuit. In the proposed architecture, the base-two and base-four circuit design techniques are combined to take the full advantages of both techniques namely simple implementation and low chip area occupation of the entire proposed quaternary full-adder. The proposed structure is evaluated using the Stanford ۳۲nm CNTFET library in HSPICE software. The simulation results for the proposed full-adder structure utilizing a supply voltage of ۰.۹ volts, reveals the power consumption, propagation delay and energy index equal to ۲.۶۷ μW, ۴۰ ps, and ۱۰.۶۸ aJ, respectively.

کلمات کلیدی:
Multilevel Processing System, Carbon Nanotube Field Effect Transistor (CNTFET), Multiple-Valued Logic, Quaternary Full adder, Low Power Consumption

صفحه اختصاصی مقاله و دریافت فایل کامل: https://civilica.com/doc/1990820/