CIVILICA We Respect the Science
(ناشر تخصصی کنفرانسهای کشور / شماره مجوز انتشارات از وزارت فرهنگ و ارشاد اسلامی: ۸۹۷۱)

Power Reduction Techniques in a 6 bit 1 GSPS Flash ADC

عنوان مقاله: Power Reduction Techniques in a 6 bit 1 GSPS Flash ADC
شناسه ملی مقاله: ICEE20_464
منتشر شده در بیستمین کنفرانس مهندسی برق ایران در سال 1391
مشخصات نویسندگان مقاله:

S. Hadi Nasrollaholhosseini - Integrated Systems Lab., Department of Electrical Engineering, Ferdowsi University of Mashhad, Mashhad
Samaneh Babayan Mashhadi
Reza Lotfi

خلاصه مقاله:
Flash Analog-to-Digital Converters (ADCs) are usually used in high-speed yet low-resolution applications such as wideband radio transceivers. Since the power consumption of suchADCs exponentially rises with the number of bits, low-power design techniques are of increasing interest. In this work, thepower consumption of the comparators, the most important building blocks in such ADCs, have been reduced. First, a modified circuit configuration is proposed where the value of thekick-back noise is remarkably reduced. Then in order to save power, a power reduction technique is presented based on theprinciple of turning off the preamplifier of the comparators after the time when output voltages have been decided using an XORgate. Since the difference of the input voltage with the reference level is not very small for most of the comparators in a FlashADC, most of the comparators' outputs are ready before the end of the clock period and thus the proposed idea can save up to 40% of the power consumption of the entire ADC. In order toillustrate the effectiveness of the suggested idea, a 6-bit 1GS/s ADC is designed and simulated in a 0.18μm CMOS technology.The circuit consumes 20.2 mW from a 1.8-V supply voltage, and the THD is -32 dB at the input frequency of 200 MHz

کلمات کلیدی:
Flash ADC, Low power design technique, low Kick back noise, dynamic comparator

صفحه اختصاصی مقاله و دریافت فایل کامل: https://civilica.com/doc/154675/