Design of a High-Speed and Low Power CMOS Comparator for A/D Converters

سال انتشار: 1400
نوع سند: مقاله ژورنالی
زبان: انگلیسی
مشاهده: 197

فایل این مقاله در 8 صفحه با فرمت PDF قابل دریافت می باشد

استخراج به نرم افزارهای پژوهشی:

لینک ثابت به این مقاله:

شناسه ملی سند علمی:

JR_JECEI-9-2_003

تاریخ نمایه سازی: 12 خرداد 1400

چکیده مقاله:

Background and Objectives: Comparators play a critical role in the analog to digital converters (ADCs) and digital to analog converters (DACs). So, different structures have been proposed to improve their performance. Power, delay, offset, and noise are the important factors that have significantly affect the comparator’s performance. In low power applications, power consumption and delay are the critical concerns that should be minimized to obtain better performance. In this work, a low-power and high-speed comparator has been proposed, which is suitable for applications operating at a low power supply. Methods: Based on the conventional structure of the comparator, some modifications are implemented to achieve better performance in terms of power consumption and delay. Additionally, the proposed structure gives great performance when the difference of inputs is very small. To verify the proposed structure, it is designed and simulated in a ۰.۱۸ μm CMOS technology with a power supply of ۱ V and sampling frequency of ۲ MHz. Results: To draw a fair comparison, the conventional and proposed structure is simulated in equal circumstance. The size of transistors is designed with appropriate W/L ratios to achieve appropriate performance. The proposed structure not only reduces the power consumption by ۴۴%, but also it decreases the delay by ۹.۱%. The power consumption of the proposed structure is around ۰.۱۲ µw. The total occupied area by the proposed structure is approximately ۱۲۷.۴۴ µm۲. Conclusion: In this paper, we presented a delay analysis for the proposed dynamic comparator. Also, based on theoretical analyses, a new dynamic comparator consumes less power and operates faster compared with the conventional structure. The simulation results verify the theoretical analysis.  

نویسندگان

F. Shakibaee

Department of Electrical Engineering, Faculty of Electrical and Computer Engineering, University of Birjand, Birjand, Iran

A. Bijari

Department of Electrical Engineering, Faculty of Electrical and Computer Engineering, University of Birjand, Birjand, Iran

S.H. Zahiri

Department of Electrical Engineering, Faculty of Electrical and Computer Engineering, University of Birjand, Birjand, Iran

مراجع و منابع این مقاله:

لیست زیر مراجع و منابع استفاده شده در این مقاله را نمایش می دهد. این مراجع به صورت کاملا ماشینی و بر اساس هوش مصنوعی استخراج شده اند و لذا ممکن است دارای اشکالاتی باشند که به مرور زمان دقت استخراج این محتوا افزایش می یابد. مراجعی که مقالات مربوط به آنها در سیویلیکا نمایه شده و پیدا شده اند، به خود مقاله لینک شده اند :
  • [۱] F. Rabbi, S. Das, Q.D. Hossain, N.S. Pathan, "Design of ...
  • [۳] A. Khorami, M. Baraani Dastjerdi, A. Fotowat Ahmadi, “A low-power ...
  • [۴] J. Lu, J. Holleman, “A low-power high-precision comparator with time-domain ...
  • [۵] M. Nasrollahpour, C. Yen, S. Hamedi-hagh, “A high-speed, low-offset and ...
  • [۶] M. Vaijayanthi, K. Vivek, “Analysis of dynamic comparators in ultra-low ...
  • [۷] Y. Ishijima, S. Nakagawa, H. Ishikuro, “Measurement time reduction technique ...
  • [۸] M.D. Scott, B.E. Boser, K.S.J. Pister, “An ultralow-energy ADC for smart dust,” ...
  • [۹] F. Shakibaee, F. Sajedi, M. Saberi, "Low-power successive approximation ADC ...
  • [۱۰] K. Inoue, T. Matsuura, A. Hyogo, H. San, “Non-binary cyclic ...
  • [۱۱] M. Saberi, R. Lotfi, "Segmented architecture for successive approximation analog-to-digital ...
  • [۱۲] M. Taherzadeh-Sani, A. Hamoui, “A reconfiguration ۱۰-۱۲b ۰.۴-۴۴MS/s pipelined ADC in ۱.۲V ۹۰nm ...
  • [۱۳] C .Srikar Datta, G. Prasad, V.S. Prasad Nayak, G. Bhargav, “Design ...
  • [۱۴] S. Bakhtar, S. Dalu, “Design and implementation of low power ...
  • [۱۵] P. Arunkumar, G. Rekha, P. Narashimaraja, “An efficient design of ...
  • [۱۶] A. Inamdar, A. Sahu, J. Ren, S. Setoodeh, R. Mansour, ...
  • [۱۷] P. Rahul, A. Kulkarni, S. Sankanur, M. Raghavendra, “Reduced comparators ...
  • [۱۸] P.M. Figueiredo, J.C. Vital, “Kickback noise reduction techniques for CMOS ...
  • [۱۹] M. Aldacher, M. Nasrollahpour, S. Hamedi-hagh, “A low-power, high-resolution, ۱ ...
  • [۲۰] H. Yousefi, S.M. Mirsanei, “Design of a novel high speed ...
  • [۲۱] X. Xin, J. Cai, R. Xie, P. Wang, “Ultra-low power ...
  • [۲۲] J. F. Gao, G. J. Li, Q. Li, “High-speed low-power ...
  • [۲۳] D.G. Xu, S.L. Xu, G.B. Chen, “High-speed low-power and low ...
  • [۲۴] B.J. Blalock, “Body-driving as a low-voltage analog design technique for ...
  • [۲۵] Z. Huang, H. Zhang, “Low-voltage bulk-drive high-speed comparator for ADCs,” ...
  • [۲۶] M. Maymandi-Nejad, M. Sachdev, “۱-bit quantiser with rail to rail ...
  • [۲۷] D. Shinkel, E. Mensink, E. Klumperink, E. van Tuijl, B. ...
  • [۲۸] C.C. Liu, S.J. Chang, G.Y. Huang, “A ۱۰-bit ۵۰-MS/s SAR ...
  • S. Babayan-Mashhadi, R. Lotfi, “Analysis and design of a low ...
  • H. Aghabeigi, M. Jafaripanah, “High speed low power voltage comparator ...
  • نمایش کامل مراجع